gatecat / CSI2Rx

Open Source 4k CSI-2 Rx core for Xilinx FPGAs
MIT License
381 stars 104 forks source link

Tested on an IceBreaker board? No Bank 3 #7

Open ouch3994 opened 2 years ago

ouch3994 commented 2 years ago

Hi! Sorry, making this a 'new issue' hoping you get a notification of it: this Verilog code package has issues with place and routing on the icebreaker board (ICE40UP5k) through iCECube2, is this because LVDS DDR inputs are hardcoded to map to Bank3 of ice40 devices, and of the icebreaker board there is only banks 0,1,and 2?

thanks, J