ewlu / gcc-precommit-ci

1 stars 0 forks source link

Patch Status 32996-v1_RISCV_Revert_RVV_wv_instructions_overlap_and_xfail_tests-1 #1424

Closed github-actions[bot] closed 3 weeks ago

github-actions[bot] commented 4 weeks ago

Precommit CI Run information

Logs can be found in the associated Github Actions run: https://github.com/ewlu/gcc-precommit-ci/actions/runs/8755254404

Patch information

Applied patches: 1 -> 1 Associated series: https://patchwork.sourceware.org/project/gcc/list/?series=32996 Last patch applied: https://patchwork.sourceware.org/project/gcc/patch/20240419142901.1585821-1-pan2.li@intel.com/ Patch id: 88731

Build Targets

Some targets are built as multilibs. If a build target ends with multilib, please refer to the table below to see all the targets within that multilib. Target name -march string
newlib-rv64gc-lp64d-multilib rv32gc-ilp32d, rv64gc-lp64d
newlib-rv64gcv-lp64d-multilib rv64gcv-lp64d
linux-rv64gcv-lp64d-multilib rv32gcv-ilp32d, rv64gcv-lp64d

Target Information

Target Shorthand -march string
Bitmanip gc_zba_zbb_zbc_zbs

Notes

Testsuite results use a more lenient allowlist to reduce error reporting with flakey tests. Please take a look at the current allowlist. Results come from a sum file comparator. Each patch is applied to a well known, non-broken baseline taken from our gcc postcommit framework (here) which runs the full gcc testsuite every 6 hours. If you have any questions or encounter any issues which may seem like false-positives, please contact us at patchworks-ci@rivosinc.com

github-actions[bot] commented 4 weeks ago

Lint Status

The following issues have been found with 32996-v1_RISCV_Revert_RVV_wv_instructions_overlap_and_xfail_tests-1 using gcc's ./contrib/check_GNU_style.py. Please use your best judgement when resolving these issues. These are only warnings and do not need to be resolved in order to merge your patch. If any of these warnings seem like false-positives that could be guarded against please contact me: patchworks-ci@rivosinc.com.

=== ERROR type #1: blocks of 8 spaces should be replaced with tabs (34 error(s)) ===
gcc/config/riscv/vector.md:3845:50:  [(set (match_operand:VWEXTI 0 "register_operand"████████     "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:3848:49:     [(match_operand:<VM> 1 "vector_mask_operand"████████   " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:3849:46:      (match_operand 5 "vector_length_operand"████████      " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:3850:42:      (match_operand 6 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3851:42:      (match_operand 7 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3852:42:      (match_operand 8 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3856:47:     (match_operand:VWEXTI 3 "register_operand"████████     " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr")
gcc/config/riscv/vector.md:3859:49:   (match_operand:VWEXTI 2 "vector_merge_operand"████████   " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:3867:50:  [(set (match_operand:VWEXTI 0 "register_operand"████████     "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:3870:49:     [(match_operand:<VM> 1 "vector_mask_operand"████████   " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:3871:46:      (match_operand 5 "vector_length_operand"████████      " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:3872:42:      (match_operand 6 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3873:42:      (match_operand 7 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3874:42:      (match_operand 8 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3880:47:     (match_operand:VWEXTI 3 "register_operand"████████     " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr"))
gcc/config/riscv/vector.md:3881:49:   (match_operand:VWEXTI 2 "vector_merge_operand"████████   " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:7146:50:  [(set (match_operand:VWEXTF 0 "register_operand"████████     "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:7149:49:     [(match_operand:<VM> 1 "vector_mask_operand"████████   " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:7150:46:      (match_operand 5 "vector_length_operand"████████      " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:7151:42:      (match_operand 6 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7152:42:      (match_operand 7 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7153:42:      (match_operand 8 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7154:42:      (match_operand 9 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7161:47:     (match_operand:VWEXTF 3 "register_operand"████████     " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr"))
gcc/config/riscv/vector.md:7162:49:   (match_operand:VWEXTF 2 "vector_merge_operand"████████   " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:7172:50:  [(set (match_operand:VWEXTF 0 "register_operand"████████     "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:7175:49:     [(match_operand:<VM> 1 "vector_mask_operand"████████   " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:7176:46:      (match_operand 5 "vector_length_operand"████████      " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:7177:42:      (match_operand 6 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7178:42:      (match_operand 7 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7179:42:      (match_operand 8 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7180:42:      (match_operand 9 "const_int_operand"████████████████  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7185:47:     (match_operand:VWEXTF 3 "register_operand"████████     " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr")
gcc/config/riscv/vector.md:7188:49:   (match_operand:VWEXTF 2 "vector_merge_operand"████████   " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]

=== ERROR type #2: lines should not exceed 80 characters (44 error(s)) ===
gcc/config/riscv/riscv.md:565:80:         ;; and the overlap is in the highest-numbered part of the destination register group
gcc/config/riscv/riscv.md:566:80:         ;; (e.g., when LMUL=8, vzext.vf4 v0, v6 is legal, but a source of v0, v2, or v4 is not).
gcc/config/riscv/vector.md:3845:80:  [(set (match_operand:VWEXTI 0 "register_operand"             "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:3848:80:            [(match_operand:<VM> 1 "vector_mask_operand"           " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:3849:80:             (match_operand 5 "vector_length_operand"              " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:3850:80:             (match_operand 6 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3851:80:             (match_operand 7 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3852:80:             (match_operand 8 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3856:80:            (match_operand:VWEXTI 3 "register_operand"             " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr")
gcc/config/riscv/vector.md:3858:80:              (match_operand:<V_DOUBLE_TRUNC> 4 "register_operand" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,   vr,   vr")))
gcc/config/riscv/vector.md:3859:80:          (match_operand:VWEXTI 2 "vector_merge_operand"           " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:3864:80:   (set_attr "group_overlap" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,none,none")])
gcc/config/riscv/vector.md:3867:80:  [(set (match_operand:VWEXTI 0 "register_operand"             "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:3870:80:            [(match_operand:<VM> 1 "vector_mask_operand"           " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:3871:80:             (match_operand 5 "vector_length_operand"              " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:3872:80:             (match_operand 6 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3873:80:             (match_operand 7 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3874:80:             (match_operand 8 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:3879:80:              (match_operand:<V_DOUBLE_TRUNC> 4 "register_operand" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,   vr,   vr"))
gcc/config/riscv/vector.md:3880:80:            (match_operand:VWEXTI 3 "register_operand"             " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr"))
gcc/config/riscv/vector.md:3881:80:          (match_operand:VWEXTI 2 "vector_merge_operand"           " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:3886:80:   (set_attr "group_overlap" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,none,none")])
gcc/config/riscv/vector.md:7146:80:  [(set (match_operand:VWEXTF 0 "register_operand"             "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:7149:80:            [(match_operand:<VM> 1 "vector_mask_operand"           " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:7150:80:             (match_operand 5 "vector_length_operand"              " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:7151:80:             (match_operand 6 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7152:80:             (match_operand 7 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7153:80:             (match_operand 8 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7154:80:             (match_operand 9 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7160:80:              (match_operand:<V_DOUBLE_TRUNC> 4 "register_operand" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,   vr,   vr"))
gcc/config/riscv/vector.md:7161:80:            (match_operand:VWEXTF 3 "register_operand"             " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr"))
gcc/config/riscv/vector.md:7162:80:          (match_operand:VWEXTF 2 "vector_merge_operand"           " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:7169:80:   (set_attr "group_overlap" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,none,none")])
gcc/config/riscv/vector.md:7172:80:  [(set (match_operand:VWEXTF 0 "register_operand"             "=vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, vd, vr, ?&vr, ?&vr")
gcc/config/riscv/vector.md:7175:80:            [(match_operand:<VM> 1 "vector_mask_operand"           " vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1, vm,Wc1,vmWc1,vmWc1")
gcc/config/riscv/vector.md:7176:80:             (match_operand 5 "vector_length_operand"              " rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK, rK,   rK,   rK")
gcc/config/riscv/vector.md:7177:80:             (match_operand 6 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7178:80:             (match_operand 7 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7179:80:             (match_operand 8 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7180:80:             (match_operand 9 "const_int_operand"                  "  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,  i,    i,    i")
gcc/config/riscv/vector.md:7185:80:            (match_operand:VWEXTF 3 "register_operand"             " vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr, vr,   vr,   vr")
gcc/config/riscv/vector.md:7187:80:              (match_operand:<V_DOUBLE_TRUNC> 4 "register_operand" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,   vr,   vr")))
gcc/config/riscv/vector.md:7188:80:          (match_operand:VWEXTF 2 "vector_merge_operand"           " vu, vu,  0,  0, vu, vu,  0,  0, vu, vu,  0,  0,   vu,    0")))]
gcc/config/riscv/vector.md:7195:80:   (set_attr "group_overlap" "W21,W21,W21,W21,W42,W42,W42,W42,W84,W84,W84,W84,none,none")])

Additional information

github-actions[bot] commented 4 weeks ago

Apply Status

Target Status
Baseline hash: https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df Applied
Tip of tree hash: https://github.com/gcc-mirror/gcc/commit/1216460e7023cd8ec49933866107417c70e933c9 Applied

Notes

Patch applied successfully

Additional information

github-actions[bot] commented 4 weeks ago

Build GCC Status

Target Status
linux-rv64gc_zba_zbb_zbc_zbs-lp64d-non-multilib Success
newlib-rv64gc-lp64d-multilib Success
newlib-rv64gcv-lp64d-multilib Success
linux-rv32gc_zba_zbb_zbc_zbs-ilp32d-non-multilib Success
linux-rv64gcv-lp64d-multilib Success

Notes

Patch(es) were applied to the hash https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df. If this patch commit depends on or conflicts with a recently committed patch, then these results may be outdated.

Additional information

github-actions[bot] commented 4 weeks ago

Testsuite Status

Summary

New Failures gcc g++ gfortran Previous Hash
Resolved Failures gcc g++ gfortran Previous Hash
Unresolved Failures gcc g++ gfortran Previous Hash
linux: rv32 Bitmanip ilp32d medlow 25/13 8/2 12/2 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
linux: rv32gcv ilp32d medlow multilib 50/33 12/3 12/2 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
linux: rv64 Bitmanip lp64d medlow 25/13 8/2 12/2 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
linux: rv64gcv lp64d medlow multilib 48/32 12/3 12/2 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
newlib: rv32gc ilp32d medlow multilib 56/19 38/6 0/0 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
newlib: rv64gc lp64d medlow multilib 47/16 14/4 0/0 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df
newlib: rv64gcv lp64d medlow multilib 65/31 18/5 0/0 https://github.com/gcc-mirror/gcc/commit/85c187b2127b937e211dfe46b4120d320ff661df

Additional information