-
Hi, thank you for your work. I have an issue regarding the format prediction part during evaluation for val/test in [openlane_v2_dataset.py#L386](https://github.com/OpenDriveLab/OpenLane-V2/blob/ddfcc…
-
### Description
I am running the design flow example using picorv32a design. I am using commit e910d115dc75c51407f652330bce8ed997c45946 and I have all steps successful up to run_routing, where I am g…
-
### Description
Hello everyone,
I am new to OpenLane and I am trying to read LEF and DEF files using OpenLane. After using command read_lef, the LEF file is not getting read by the tool. Please sug…
-
Hi! Thank you for your contribution and I read your code carefully. My question is why `lidar2cam_rt` was transposed. (See in below link.)
https://github.com/OpenDriveLab/OpenLane-V2/blob/ddfcc55b8…
-
INTENTION: to set path groups, so we need list of inputs ,registers and outputs from sta tool after reading sythesised verilog.
now,after reading liberty,verilog and linking the design ,all_inputs,…
-
Please create a script generate a summary for timing using openSTA scripts for users.
Report should also provide a clear pass / fail status.
-
In the following section, in `picorv32.v`:
```
for (i = 0; i < 32; i = i + 1) begin
assign gpio_all_dat_o[i] = |(gpio_dat_o[i][`OPENFRAME_IO_PADS-1:0]);
end
```
``[`OPENFRAME_IO_PADS-1:…
-
## Description
Hi, I am installing OpenLane on Ubuntu 20.04 but I get this error:
```
Traceback (most recent call last):
File "./venv/bin/volare", line 8, in
sys.exit(cli())
File …
-
### Description
This bug was found by @anall. This reduced test case shows the issue:
https://github.com/anall/bug-openlane_hang/tree/reduced
OpenLane hangs at step 12 trying to print clock s…
-
### Description
[STEP 10]
[INFO]: Running Placement Resizer Design Optimizations (log: ../home/philipp/libresilicon/StdCellLib/Catalog/gf180_stdcelllib_1/openlane/user_proj_example/runs/22_12_05_08_…